USRP1 library (taken from gnuradio where it had been abandoned)
Go to file
eb 47d758b776 added Write Register Masked operation
git-svn-id: http://gnuradio.org/svn/gnuradio/trunk@4647 221aa14e-8319-0410-a670-987f0aec2ac5
2007-02-26 21:32:48 +00:00
doc added Write Register Masked operation 2007-02-26 21:32:48 +00:00
firmware allocated 10 USB PIDs for Bdale 2007-02-19 22:14:55 +00:00
fpga Applied patch from Brett Trotter that stuffs zeros into the head of 2007-01-17 22:44:13 +00:00
host Fix for ticket:133, merged from eb/bsd 4322:4324. 2007-01-30 00:34:14 +00:00
AUTHORS Houston, we have a trunk. 2006-08-03 04:51:51 +00:00
ChangeLog 2006-10-10 Greg Troxel <gdt@ir.bbn.com> 2006-10-10 16:25:28 +00:00
Makefile.am Updated FSF address in all files. Fixes ticket:51 2006-09-13 21:30:04 +00:00
README Cleaned up top-level README, and fixed or deleted lower level ones as 2006-08-04 01:54:23 +00:00
usrp.inf Houston, we have a trunk. 2006-08-03 04:51:51 +00:00
usrp.iss.in Updated FSF address in all files. Fixes ticket:51 2006-09-13 21:30:04 +00:00
usrp.pc.in Houston, we have a trunk. 2006-08-03 04:51:51 +00:00

README

#
# README -- the short version
#

The top level makefile handles the host code and FX2 firmware.

Besides the normal gcc suite and all the auto tools, you'll need
the SDCC free C compiler to build the firmware.  You MUST
USE VERSION 2.4.0 or VERSION 2.5.0 due to some problems with variable
initialization.  http://sdcc.sourceforge.net


The high level interface to the USRP using our standard FPGA bitstram
is contained in usrp/host/lib/usrp_standard.h

If you've got doxygen installed, there are html docs in
usrp/doc/html/index.html


# Compiling the verilog (not required unless you're modifying it)

If you want to build the FPGA .rbf file from source (not required; we
provide pre-compiled .rbf files in usrp/fpga/rbf directory), you'll
need Altera's no cost Quartus II development tools.  We're currently
building with Quartus II 5.1sp1 Web Edition.  The project file is
usrp/fpga/toplevel/usrp_std/usrp_std.qpf.  The toplevel verilog file
is usrp/fpga/toplevel/usrp_std/usrp_std.v.  The bulk of the verilog
modules are contained in usrp/fpga/sdr_lib