2009-07-20 13:29:43 +00:00
|
|
|
/*
|
|
|
|
* This file is part of the libopenstm32 project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009 Federico Ruiz-Ugalde <memeruiz at gmail dot com>
|
|
|
|
* Copyright (C) 2009 Uwe Hermann <uwe@hermann-uwe.de>
|
2010-01-19 18:57:38 +00:00
|
|
|
* Copyright (C) 2010 Thomas Otto <tommi@viadmin.org>
|
|
|
|
*
|
2009-07-20 13:29:43 +00:00
|
|
|
* This program is free software: you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation, either version 3 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2010-12-30 01:23:51 +00:00
|
|
|
#include <stm32/rcc.h>
|
|
|
|
#include <stm32/flash.h>
|
2009-07-20 13:29:43 +00:00
|
|
|
|
|
|
|
void rcc_osc_ready_int_clear(osc_t osc)
|
|
|
|
{
|
|
|
|
switch (osc) {
|
|
|
|
case PLL:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR |= RCC_CIR_PLLRDYC;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR |= RCC_CIR_HSERDYC;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR |= RCC_CIR_HSIRDYC;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR |= RCC_CIR_LSERDYC;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR |= RCC_CIR_LSIRDYC;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_osc_ready_int_enable(osc_t osc)
|
|
|
|
{
|
|
|
|
switch (osc) {
|
|
|
|
case PLL:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR |= RCC_CIR_PLLRDYIE;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR |= RCC_CIR_HSERDYIE;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR |= RCC_CIR_HSIRDYIE;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR |= RCC_CIR_LSERDYIE;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR |= RCC_CIR_LSIRDYIE;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_osc_ready_int_disable(osc_t osc)
|
|
|
|
{
|
|
|
|
switch (osc) {
|
|
|
|
case PLL:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR &= ~RCC_CIR_PLLRDYIE;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR &= ~RCC_CIR_HSERDYIE;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR &= ~RCC_CIR_HSIRDYIE;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR &= ~RCC_CIR_LSERDYIE;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR &= ~RCC_CIR_LSIRDYIE;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
int rcc_osc_ready_int_flag(osc_t osc)
|
|
|
|
{
|
|
|
|
switch (osc) {
|
|
|
|
case PLL:
|
2010-05-11 12:26:46 +00:00
|
|
|
return ((RCC_CIR & RCC_CIR_PLLRDYF) != 0);
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
return ((RCC_CIR & RCC_CIR_HSERDYF) != 0);
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
return ((RCC_CIR & RCC_CIR_HSIRDYF) != 0);
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
return ((RCC_CIR & RCC_CIR_LSERDYF) != 0);
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
return ((RCC_CIR & RCC_CIR_LSIRDYF) != 0);
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
}
|
2009-07-20 13:32:28 +00:00
|
|
|
|
|
|
|
/* Shouldn't be reached. */
|
|
|
|
return -1;
|
2009-07-20 13:29:43 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_css_int_clear(void)
|
|
|
|
{
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CIR |= RCC_CIR_CSSC;
|
2009-07-20 13:29:43 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
int rcc_css_int_flag(void)
|
|
|
|
{
|
2010-05-11 12:26:46 +00:00
|
|
|
return ((RCC_CIR & RCC_CIR_CSSF) != 0);
|
2009-07-20 13:29:43 +00:00
|
|
|
}
|
|
|
|
|
2009-07-22 00:38:31 +00:00
|
|
|
void rcc_wait_for_osc_ready(osc_t osc)
|
2009-07-20 13:29:43 +00:00
|
|
|
{
|
|
|
|
switch (osc) {
|
|
|
|
case PLL:
|
2010-05-11 12:26:46 +00:00
|
|
|
while ((RCC_CR & RCC_CR_PLLRDY) == 0);
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
while ((RCC_CR & RCC_CR_HSERDY) == 0);
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
while ((RCC_CR & RCC_CR_HSIRDY) == 0);
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
while ((RCC_BDCR & RCC_BDCR_LSERDY) == 0);
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
while ((RCC_CSR & RCC_CSR_LSIRDY) == 0);
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_osc_on(osc_t osc)
|
|
|
|
{
|
|
|
|
switch (osc) {
|
|
|
|
case PLL:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CR |= RCC_CR_PLLON;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CR |= RCC_CR_HSEON;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CR |= RCC_CR_HSION;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_BDCR |= RCC_BDCR_LSEON;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CSR |= RCC_CSR_LSION;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_osc_off(osc_t osc)
|
|
|
|
{
|
|
|
|
switch (osc) {
|
|
|
|
case PLL:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CR &= ~RCC_CR_PLLON;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CR &= ~RCC_CR_HSEON;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case HSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CR &= ~RCC_CR_HSION;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_BDCR &= ~RCC_BDCR_LSEON;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSI:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CSR &= ~RCC_CSR_LSION;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_css_enable(void)
|
|
|
|
{
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CR |= RCC_CR_CSSON;
|
2009-07-20 13:29:43 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_css_disable(void)
|
|
|
|
{
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CR &= ~RCC_CR_CSSON;
|
2009-07-20 13:29:43 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_osc_bypass_enable(osc_t osc)
|
|
|
|
{
|
|
|
|
switch (osc) {
|
|
|
|
case HSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CR |= RCC_CR_HSEBYP;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_BDCR |= RCC_BDCR_LSEBYP;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
2009-07-20 13:32:28 +00:00
|
|
|
case PLL:
|
|
|
|
case HSI:
|
|
|
|
case LSI:
|
|
|
|
/* Do nothing, only HSE/LSE allowed here. */
|
|
|
|
break;
|
2009-07-20 13:29:43 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_osc_bypass_disable(osc_t osc)
|
|
|
|
{
|
|
|
|
switch (osc) {
|
|
|
|
case HSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_CR &= ~RCC_CR_HSEBYP;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
|
|
|
case LSE:
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_BDCR &= ~RCC_BDCR_LSEBYP;
|
2009-07-20 13:29:43 +00:00
|
|
|
break;
|
2009-07-20 13:32:28 +00:00
|
|
|
case PLL:
|
|
|
|
case HSI:
|
|
|
|
case LSI:
|
|
|
|
/* Do nothing, only HSE/LSE allowed here. */
|
|
|
|
break;
|
2009-07-20 13:29:43 +00:00
|
|
|
}
|
|
|
|
}
|
2009-07-22 00:56:04 +00:00
|
|
|
|
2009-08-31 12:47:07 +00:00
|
|
|
void rcc_peripheral_enable_clock(volatile u32 *reg, u32 en)
|
2009-07-22 00:56:04 +00:00
|
|
|
{
|
2009-08-31 12:47:07 +00:00
|
|
|
*reg |= en;
|
2009-07-22 00:56:04 +00:00
|
|
|
}
|
|
|
|
|
2009-08-31 12:47:07 +00:00
|
|
|
void rcc_peripheral_disable_clock(volatile u32 *reg, u32 en)
|
2009-07-22 00:56:04 +00:00
|
|
|
{
|
2009-08-31 12:47:07 +00:00
|
|
|
*reg &= ~en;
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_peripheral_reset(volatile u32 *reg, u32 reset)
|
|
|
|
{
|
|
|
|
*reg |= reset;
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_peripheral_clear_reset(volatile u32 *reg, u32 clear_reset)
|
|
|
|
{
|
2010-12-22 23:18:23 +00:00
|
|
|
*reg &= ~clear_reset;
|
2009-07-22 00:56:04 +00:00
|
|
|
}
|
|
|
|
|
2009-07-22 01:25:14 +00:00
|
|
|
void rcc_set_sysclk_source(u32 clk)
|
|
|
|
{
|
|
|
|
u32 reg32;
|
|
|
|
|
|
|
|
reg32 = RCC_CFGR;
|
|
|
|
reg32 &= ~((1 << 1) | (1 << 0));
|
|
|
|
RCC_CFGR = (reg32 | clk);
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_set_pll_multiplication_factor(u32 mul)
|
|
|
|
{
|
|
|
|
u32 reg32;
|
|
|
|
|
|
|
|
reg32 = RCC_CFGR;
|
|
|
|
reg32 &= ~((1 << 21) | (1 << 20) | (1 << 19) | (1 << 18));
|
|
|
|
RCC_CFGR = (reg32 | (mul << 18));
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_set_pll_source(u32 pllsrc)
|
|
|
|
{
|
|
|
|
u32 reg32;
|
|
|
|
|
|
|
|
reg32 = RCC_CFGR;
|
|
|
|
reg32 &= ~(1 << 16);
|
|
|
|
RCC_CFGR = (reg32 | (pllsrc << 16));
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_set_pllxtpre(u32 pllxtpre)
|
|
|
|
{
|
|
|
|
u32 reg32;
|
|
|
|
|
|
|
|
reg32 = RCC_CFGR;
|
|
|
|
reg32 &= ~(1 << 17);
|
|
|
|
RCC_CFGR = (reg32 | (pllxtpre << 17));
|
|
|
|
}
|
2010-01-19 18:57:38 +00:00
|
|
|
|
|
|
|
void rcc_set_adcpre(u32 adcpre)
|
|
|
|
{
|
|
|
|
u32 reg32;
|
|
|
|
|
|
|
|
reg32 = RCC_CFGR;
|
2010-11-02 01:02:21 +00:00
|
|
|
reg32 &= ~((1 << 14) | (1 << 15));
|
2010-01-19 18:57:38 +00:00
|
|
|
RCC_CFGR = (reg32 | (adcpre << 14));
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_set_ppre2(u32 ppre2)
|
|
|
|
{
|
|
|
|
u32 reg32;
|
|
|
|
|
|
|
|
reg32 = RCC_CFGR;
|
2010-11-02 01:02:21 +00:00
|
|
|
reg32 &= ~((1 << 11) | (1 << 12) | (1 << 13));
|
2010-01-19 18:57:38 +00:00
|
|
|
RCC_CFGR = (reg32 | (ppre2 << 11));
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_set_ppre1(u32 ppre1)
|
|
|
|
{
|
|
|
|
u32 reg32;
|
|
|
|
|
|
|
|
reg32 = RCC_CFGR;
|
2010-11-02 01:02:21 +00:00
|
|
|
reg32 &= ~((1 << 8) | (1 << 9) | (1 << 10));
|
2010-01-19 18:57:38 +00:00
|
|
|
RCC_CFGR = (reg32 | (ppre1 << 8));
|
|
|
|
}
|
|
|
|
|
|
|
|
void rcc_set_hpre(u32 hpre)
|
|
|
|
{
|
|
|
|
u32 reg32;
|
|
|
|
|
|
|
|
reg32 = RCC_CFGR;
|
2010-11-02 01:02:21 +00:00
|
|
|
reg32 &= ~((1 << 4) | (1 << 5) | (1 << 6) | (1 << 7));
|
2010-01-19 18:57:38 +00:00
|
|
|
RCC_CFGR = (reg32 | (hpre << 4));
|
|
|
|
}
|
|
|
|
|
2010-11-02 01:02:21 +00:00
|
|
|
void rcc_set_usbpre(u32 usbpre)
|
|
|
|
{
|
|
|
|
u32 reg32;
|
|
|
|
|
|
|
|
reg32 = RCC_CFGR;
|
|
|
|
reg32 &= ~(1 << 22);
|
|
|
|
RCC_CFGR = (reg32 | (usbpre << 22));
|
|
|
|
}
|
|
|
|
|
2010-01-19 18:57:38 +00:00
|
|
|
u32 rcc_system_clock_source(void)
|
|
|
|
{
|
|
|
|
/* Return the clock source which is used as system clock. */
|
|
|
|
return ((RCC_CFGR & 0x000c) >> 2);
|
|
|
|
}
|
2010-03-04 19:37:04 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* These functions are setting up the whole clock system for the most common
|
|
|
|
* input clock and output clock configurations.
|
|
|
|
*/
|
2010-03-06 13:49:59 +00:00
|
|
|
void rcc_clock_setup_in_hsi_out_64mhz(void)
|
|
|
|
{
|
|
|
|
/* Enable internal high-speed oscillator. */
|
|
|
|
rcc_osc_on(HSI);
|
|
|
|
rcc_wait_for_osc_ready(HSI);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/* Select HSI as SYSCLK source. */
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_sysclk_source(RCC_CFGR_SW_SYSCLKSEL_HSICLK);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/*
|
|
|
|
* Set prescalers for AHB, ADC, ABP1, ABP2.
|
|
|
|
* Do this before touching the PLL (TODO: why?).
|
2010-03-04 19:37:04 +00:00
|
|
|
*/
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_hpre(RCC_CFGR_HPRE_SYSCLK_NODIV); /* Max. 72MHz */
|
|
|
|
rcc_set_adcpre(RCC_CFGR_ADCPRE_PCLK2_DIV8); /* Max. 14MHz */
|
2010-06-29 20:29:57 +00:00
|
|
|
rcc_set_ppre1(RCC_CFGR_PPRE1_HCLK_DIV2); /* Max. 36MHz */
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_ppre2(RCC_CFGR_PPRE2_HCLK_NODIV); /* Max. 72MHz */
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/*
|
|
|
|
* Sysclk is running with 64MHz -> 2 waitstates.
|
2010-03-04 19:37:04 +00:00
|
|
|
* 0WS from 0-24MHz
|
|
|
|
* 1WS from 24-48MHz
|
|
|
|
* 2WS from 48-72MHz
|
|
|
|
*/
|
2010-03-06 13:49:59 +00:00
|
|
|
flash_set_ws(FLASH_LATENCY_2WS);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/*
|
|
|
|
* Set the PLL multiplication factor to 16.
|
|
|
|
* 8MHz (internal) * 16 (multiplier) / 2 (PLLSRC_HSI_CLK_DIV2) = 64MHz
|
2010-03-04 19:37:04 +00:00
|
|
|
*/
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_pll_multiplication_factor(RCC_CFGR_PLLMUL_PLL_CLK_MUL16);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/* Select HSI/2 as PLL source. */
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_pll_source(RCC_CFGR_PLLSRC_HSI_CLK_DIV2);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/* Enable PLL oscillator and wait for it to stabilize. */
|
|
|
|
rcc_osc_on(PLL);
|
|
|
|
rcc_wait_for_osc_ready(PLL);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/* Select PLL as SYSCLK source. */
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_sysclk_source(RCC_CFGR_SW_SYSCLKSEL_PLLCLK);
|
2010-03-04 19:37:04 +00:00
|
|
|
}
|
|
|
|
|
2010-11-02 01:02:21 +00:00
|
|
|
void rcc_clock_setup_in_hsi_out_48mhz(void)
|
|
|
|
{
|
|
|
|
/* Enable internal high-speed oscillator. */
|
|
|
|
rcc_osc_on(HSI);
|
|
|
|
rcc_wait_for_osc_ready(HSI);
|
|
|
|
|
|
|
|
/* Select HSI as SYSCLK source. */
|
|
|
|
rcc_set_sysclk_source(RCC_CFGR_SW_SYSCLKSEL_HSICLK);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Set prescalers for AHB, ADC, ABP1, ABP2.
|
|
|
|
* Do this before touching the PLL (TODO: why?).
|
|
|
|
*/
|
|
|
|
rcc_set_hpre(RCC_CFGR_HPRE_SYSCLK_NODIV); /* Max. 72MHz */
|
|
|
|
rcc_set_adcpre(RCC_CFGR_ADCPRE_PCLK2_DIV8); /* Max. 14MHz */
|
|
|
|
rcc_set_ppre1(RCC_CFGR_PPRE1_HCLK_DIV2); /* Max. 36MHz */
|
|
|
|
rcc_set_ppre2(RCC_CFGR_PPRE2_HCLK_NODIV); /* Max. 72MHz */
|
|
|
|
rcc_set_usbpre(RCC_CFGR_USBPRE_PLL_CLK_NODIV); /* 48 MHz */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Sysclk runs with 48MHz -> 1 waitstates.
|
|
|
|
* 0WS from 0-24MHz
|
|
|
|
* 1WS from 24-48MHz
|
|
|
|
* 2WS from 48-72MHz
|
|
|
|
*/
|
|
|
|
flash_set_ws(FLASH_LATENCY_1WS);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Set the PLL multiplication factor to 12.
|
|
|
|
* 8MHz (internal) * 12 (multiplier) / 2 (PLLSRC_HSI_CLK_DIV2) = 48MHz
|
|
|
|
*/
|
|
|
|
rcc_set_pll_multiplication_factor(RCC_CFGR_PLLMUL_PLL_CLK_MUL12);
|
|
|
|
|
|
|
|
/* Select HSI/2 as PLL source. */
|
|
|
|
rcc_set_pll_source(RCC_CFGR_PLLSRC_HSI_CLK_DIV2);
|
|
|
|
|
|
|
|
/* Enable PLL oscillator and wait for it to stabilize. */
|
|
|
|
rcc_osc_on(PLL);
|
|
|
|
rcc_wait_for_osc_ready(PLL);
|
|
|
|
|
|
|
|
/* Select PLL as SYSCLK source. */
|
|
|
|
rcc_set_sysclk_source(RCC_CFGR_SW_SYSCLKSEL_PLLCLK);
|
|
|
|
}
|
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
void rcc_clock_setup_in_hse_8mhz_out_72mhz(void)
|
|
|
|
{
|
|
|
|
/* Enable internal high-speed oscillator. */
|
|
|
|
rcc_osc_on(HSI);
|
|
|
|
rcc_wait_for_osc_ready(HSI);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/* Select HSI as SYSCLK source. */
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_sysclk_source(RCC_CFGR_SW_SYSCLKSEL_HSICLK);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/* Enable external high-speed oscillator 8MHz. */
|
|
|
|
rcc_osc_on(HSE);
|
|
|
|
rcc_wait_for_osc_ready(HSE);
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_sysclk_source(RCC_CFGR_SW_SYSCLKSEL_HSECLK);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/*
|
|
|
|
* Set prescalers for AHB, ADC, ABP1, ABP2.
|
|
|
|
* Do this before touching the PLL (TODO: why?).
|
2010-03-04 19:37:04 +00:00
|
|
|
*/
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_hpre(RCC_CFGR_HPRE_SYSCLK_NODIV); /* Max. 72MHz */
|
|
|
|
rcc_set_adcpre(RCC_CFGR_ADCPRE_PCLK2_DIV8); /* Max. 14MHz */
|
2010-06-29 20:29:57 +00:00
|
|
|
rcc_set_ppre1(RCC_CFGR_PPRE1_HCLK_DIV2); /* Max. 36MHz */
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_ppre2(RCC_CFGR_PPRE2_HCLK_NODIV); /* Max. 72MHz */
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/*
|
|
|
|
* Sysclk runs with 72MHz -> 2 waitstates.
|
2010-03-04 19:37:04 +00:00
|
|
|
* 0WS from 0-24MHz
|
|
|
|
* 1WS from 24-48MHz
|
|
|
|
* 2WS from 48-72MHz
|
|
|
|
*/
|
2010-03-06 13:49:59 +00:00
|
|
|
flash_set_ws(FLASH_LATENCY_2WS);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/*
|
|
|
|
* Set the PLL multiplication factor to 9.
|
|
|
|
* 8MHz (external) * 9 (multiplier) = 72MHz
|
2010-03-04 19:37:04 +00:00
|
|
|
*/
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_pll_multiplication_factor(RCC_CFGR_PLLMUL_PLL_CLK_MUL9);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/* Select HSE as PLL source. */
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_pll_source(RCC_CFGR_PLLSRC_HSE_CLK);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/*
|
|
|
|
* External frequency undivided before entering PLL
|
|
|
|
* (only valid/needed for HSE).
|
2010-03-04 19:37:04 +00:00
|
|
|
*/
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_pllxtpre(RCC_CFGR_PLLXTPRE_HSE_CLK);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/* Enable PLL oscillator and wait for it to stabilize. */
|
|
|
|
rcc_osc_on(PLL);
|
|
|
|
rcc_wait_for_osc_ready(PLL);
|
2010-03-04 19:37:04 +00:00
|
|
|
|
2010-03-06 13:49:59 +00:00
|
|
|
/* Select PLL as SYSCLK source. */
|
2010-05-11 12:26:46 +00:00
|
|
|
rcc_set_sysclk_source(RCC_CFGR_SW_SYSCLKSEL_PLLCLK);
|
2010-03-04 19:37:04 +00:00
|
|
|
}
|
2010-05-02 18:20:04 +00:00
|
|
|
|
|
|
|
void rcc_clock_setup_in_hse_16mhz_out_72mhz(void)
|
|
|
|
{
|
2010-06-29 20:29:57 +00:00
|
|
|
/* Enable internal high-speed oscillator. */
|
|
|
|
rcc_osc_on(HSI);
|
|
|
|
rcc_wait_for_osc_ready(HSI);
|
2010-05-02 18:20:04 +00:00
|
|
|
|
2010-06-29 20:29:57 +00:00
|
|
|
/* Select HSI as SYSCLK source. */
|
|
|
|
rcc_set_sysclk_source(RCC_CFGR_SW_SYSCLKSEL_HSICLK);
|
2010-05-02 18:20:04 +00:00
|
|
|
|
2010-06-29 20:29:57 +00:00
|
|
|
/* Enable external high-speed oscillator 16MHz. */
|
|
|
|
rcc_osc_on(HSE);
|
|
|
|
rcc_wait_for_osc_ready(HSE);
|
|
|
|
rcc_set_sysclk_source(RCC_CFGR_SW_SYSCLKSEL_HSECLK);
|
2010-05-02 18:20:04 +00:00
|
|
|
|
2010-06-29 20:29:57 +00:00
|
|
|
/*
|
|
|
|
* Set prescalers for AHB, ADC, ABP1, ABP2.
|
|
|
|
* Do this before touching the PLL (TODO: why?).
|
|
|
|
*/
|
|
|
|
rcc_set_hpre(RCC_CFGR_HPRE_SYSCLK_NODIV); /* Max. 72MHz */
|
|
|
|
rcc_set_adcpre(RCC_CFGR_ADCPRE_PCLK2_DIV6); /* Max. 14MHz */
|
|
|
|
rcc_set_ppre1(RCC_CFGR_PPRE1_HCLK_DIV2); /* Max. 36MHz */
|
|
|
|
rcc_set_ppre2(RCC_CFGR_PPRE2_HCLK_NODIV); /* Max. 72MHz */
|
2010-05-02 18:20:04 +00:00
|
|
|
|
2010-06-29 20:29:57 +00:00
|
|
|
/*
|
|
|
|
* Sysclk runs with 72MHz -> 2 waitstates.
|
|
|
|
* 0WS from 0-24MHz
|
|
|
|
* 1WS from 24-48MHz
|
|
|
|
* 2WS from 48-72MHz
|
|
|
|
*/
|
|
|
|
flash_set_ws(FLASH_LATENCY_2WS);
|
2010-05-02 18:20:04 +00:00
|
|
|
|
2010-06-29 20:29:57 +00:00
|
|
|
/*
|
|
|
|
* Set the PLL multiplication factor to 9.
|
|
|
|
* 16MHz (external) * 9 (multiplier) / 2 (PLLXTPRE_HSE_CLK_DIV2) = 72MHz
|
|
|
|
*/
|
|
|
|
rcc_set_pll_multiplication_factor(RCC_CFGR_PLLMUL_PLL_CLK_MUL9);
|
2010-05-02 18:20:04 +00:00
|
|
|
|
2010-06-29 20:29:57 +00:00
|
|
|
/* Select HSI as PLL source. */
|
|
|
|
rcc_set_pll_source(RCC_CFGR_PLLSRC_HSE_CLK);
|
2010-05-02 18:20:04 +00:00
|
|
|
|
2010-06-29 20:29:57 +00:00
|
|
|
/*
|
|
|
|
* Divide external frequency by 2 before entering PLL
|
|
|
|
* (only valid/needed for HSE).
|
|
|
|
*/
|
|
|
|
rcc_set_pllxtpre(RCC_CFGR_PLLXTPRE_HSE_CLK_DIV2);
|
2010-05-02 18:20:04 +00:00
|
|
|
|
2010-06-29 20:29:57 +00:00
|
|
|
/* Enable PLL oscillator and wait for it to stabilize. */
|
|
|
|
rcc_osc_on(PLL);
|
|
|
|
rcc_wait_for_osc_ready(PLL);
|
2010-05-02 18:20:04 +00:00
|
|
|
|
2010-06-29 20:29:57 +00:00
|
|
|
/* Select PLL as SYSCLK source. */
|
|
|
|
rcc_set_sysclk_source(RCC_CFGR_SW_SYSCLKSEL_PLLCLK);
|
2010-05-02 18:20:04 +00:00
|
|
|
}
|
|
|
|
|
2010-05-09 22:40:42 +00:00
|
|
|
void rcc_backupdomain_reset(void)
|
|
|
|
{
|
|
|
|
/* Set the backup domain software reset. */
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_BDCR |= RCC_BDCR_BDRST;
|
2010-05-09 22:40:42 +00:00
|
|
|
|
|
|
|
/* Clear the backup domain software reset. */
|
2010-05-11 12:26:46 +00:00
|
|
|
RCC_BDCR &= ~RCC_BDCR_BDRST;
|
2010-05-09 22:40:42 +00:00
|
|
|
}
|