libopencm3/scripts/data/lpc43xx/i2c.csv

3.2 KiB

1I2C0_CONSET21AAAssert acknowledge flag0rw
2I2C0_CONSET31SII2C interrupt flag0rw
3I2C0_CONSET41STOSTOP flag0rw
4I2C0_CONSET51STASTART flag0rw
5I2C0_CONSET61I2ENI2C interface enable0rw
6I2C1_CONSET21AAAssert acknowledge flag0rw
7I2C1_CONSET31SII2C interrupt flag0rw
8I2C1_CONSET41STOSTOP flag0rw
9I2C1_CONSET51STASTART flag0rw
10I2C1_CONSET61I2ENI2C interface enable0rw
11I2C0_STAT35STATUSThese bits give the actual status information about the I2C interface0x1fr
12I2C1_STAT35STATUSThese bits give the actual status information about the I2C interface0x1fr
13I2C0_DAT08DATAThis register holds data values that have been received or are to be transmitted0rw
14I2C1_DAT08DATAThis register holds data values that have been received or are to be transmitted0rw
15I2C0_ADR001GCGeneral Call enable bit0rw
16I2C0_ADR017ADDRESSThe I2C device address for slave mode0rw
17I2C1_ADR001GCGeneral Call enable bit0rw
18I2C1_ADR017ADDRESSThe I2C device address for slave mode0rw
19I2C0_SCLH016SCLHCount for SCL HIGH time period selection0x0004rw
20I2C1_SCLH016SCLHCount for SCL HIGH time period selection0x0004rw
21I2C0_SCLL016SCLLCount for SCL LOW time period selection0x0004rw
22I2C1_SCLL016SCLLCount for SCL LOW time period selection0x0004rw
23I2C0_CONCLR21AACAssert acknowledge Clear bit0w
24I2C0_CONCLR31SICI2C interrupt Clear bit0w
25I2C0_CONCLR51STACSTART flag Clear bit0w
26I2C0_CONCLR61I2ENCI2C interface Disable bit0w
27I2C1_CONCLR21AACAssert acknowledge Clear bit0w
28I2C1_CONCLR31SICI2C interrupt Clear bit0w
29I2C1_CONCLR51STACSTART flag Clear bit0w
30I2C1_CONCLR61I2ENCI2C interface Disable bit0w
31I2C0_MMCTRL01MM_ENAMonitor mode enable0rw
32I2C0_MMCTRL11ENA_SCLSCL output enable0rw
33I2C0_MMCTRL21MATCH_ALLSelect interrupt register match0rw
34I2C1_MMCTRL01MM_ENAMonitor mode enable0rw
35I2C1_MMCTRL11ENA_SCLSCL output enable0rw
36I2C1_MMCTRL21MATCH_ALLSelect interrupt register match0rw
37I2C0_ADR101GCGeneral Call enable bit0rw
38I2C0_ADR117ADDRESSThe I2C device address for slave mode0rw
39I2C1_ADR101GCGeneral Call enable bit0rw
40I2C1_ADR117ADDRESSThe I2C device address for slave mode0rw
41I2C0_ADR201GCGeneral Call enable bit0rw
42I2C0_ADR217ADDRESSThe I2C device address for slave mode0rw
43I2C1_ADR201GCGeneral Call enable bit0rw
44I2C1_ADR217ADDRESSThe I2C device address for slave mode0rw
45I2C0_ADR301GCGeneral Call enable bit0rw
46I2C0_ADR317ADDRESSThe I2C device address for slave mode0rw
47I2C1_ADR301GCGeneral Call enable bit0rw
48I2C1_ADR317ADDRESSThe I2C device address for slave mode0rw
49I2C0_DATA_BUFFER08DATAThis register holds contents of the 8 MSBs of the DAT shift register0r
50I2C1_DATA_BUFFER08DATAThis register holds contents of the 8 MSBs of the DAT shift register0r
51I2C0_MASK017MASKMask bits0rw
52I2C1_MASK017MASKMask bits0rw
53I2C0_MASK117MASKMask bits0rw
54I2C1_MASK117MASKMask bits0rw
55I2C0_MASK217MASKMask bits0rw
56I2C1_MASK217MASKMask bits0rw
57I2C0_MASK317MASKMask bits0rw
58I2C1_MASK317MASKMask bits0rw