mirror of https://gerrit.osmocom.org/libusrp
Change-Id: I0b8e5a5a62a229b60b0133541efbaad616093a23 |
||
---|---|---|
contrib | ||
debian | ||
doc | ||
firmware | ||
fpga | ||
host | ||
m4 | ||
.checkpatch.conf | ||
.gitignore | ||
.gitreview | ||
Makefile.am | ||
Makefile.common | ||
Makefile.par.gen | ||
Makefile.swig | ||
Makefile.swig.gen.t | ||
README | ||
TODO-RELEASE | ||
configure.ac | ||
git-version-gen | ||
usrp.inf | ||
usrp.iss.in | ||
usrp.pc.in |
README
# # README -- the short version # The top level makefile handles the host code and FX2 firmware. Besides the normal gcc suite and all the auto tools, you'll need the SDCC free C compiler to build the firmware. You MUST USE VERSION 2.4.0 or VERSION 2.5.0 due to some problems with variable initialization. http://sdcc.sourceforge.net The high level interface to the USRP using our standard FPGA bitstram is contained in usrp/host/lib/usrp_standard.h If you've got doxygen installed, there are html docs in usrp/doc/html/index.html # Compiling the verilog (not required unless you're modifying it) If you want to build the FPGA .rbf file from source (not required; we provide pre-compiled .rbf files in usrp/fpga/rbf directory), you'll need Altera's no cost Quartus II development tools. We're currently building with Quartus II 5.1sp1 Web Edition. The project file is usrp/fpga/toplevel/usrp_std/usrp_std.qpf. The toplevel verilog file is usrp/fpga/toplevel/usrp_std/usrp_std.v. The bulk of the verilog modules are contained in usrp/fpga/sdr_lib