stm32g4: Add basic support

* memorymap
* vectors
* rcc
* gpios
* makefiles
* devices for linker script generation
* doc structure
This commit is contained in:
Karl Palsson 2020-04-09 23:29:00 +00:00
parent 57373b3413
commit 4e70d06d63
16 changed files with 1342 additions and 3 deletions

View File

@ -24,7 +24,7 @@ STYLECHECKFLAGS := --no-tree -f --terse --mailback
TARGETS ?= stm32/f0 stm32/f1 stm32/f2 stm32/f3 stm32/f4 stm32/f7 \
stm32/l0 stm32/l1 stm32/l4 \
stm32/g0 \
stm32/g0 stm32/g4 \
stm32/h7 \
gd32/f1x0 \
lpc13xx lpc17xx lpc43xx/m4 lpc43xx/m0 \

View File

@ -10,7 +10,7 @@ various ARM Cortex-M microcontrollers.
Currently (at least partly) supported microcontrollers:
- ST STM32 F0xx/F1xx/F2xx/F30x/F37x/F4xx/F7xx/H7xx series
- ST STM32 G0xx L0xx L1xx L4xx series
- ST STM32 G0xx G4xx L0xx L1xx L4xx series
- Atmel SAM3A/3N/3S/3U/3X series, as well as SAMDxx and friends
- NXP LPC1311/13/17/42/43
- Stellaris LM3S series (discontinued, without replacement)

View File

@ -6,7 +6,7 @@
# setup TARGETS if not set for legacy and ease of debug.
TARGETS ?= stm32/f0 stm32/f1 stm32/f2 stm32/f3 stm32/f4 stm32/f7 stm32/h7 \
stm32/l0 stm32/l1 stm32/l4 \
stm32/g0 \
stm32/g0 stm32/g4 \
gd32/f1x0 \
efm32/g efm32/gg efm32/hg efm32/lg efm32/tg \
efm32/wg efm32/ezr32wg \

1
doc/stm32g4/doxy.custom Normal file
View File

@ -0,0 +1 @@
PREDEFINED += __ARM_ARCH_7EM__

View File

@ -22,6 +22,8 @@
# include <libopencm3/stm32/l4/nvic.h>
#elif defined(STM32G0)
# include <libopencm3/stm32/g0/nvic.h>
#elif defined(STM32G4)
# include <libopencm3/stm32/g4/nvic.h>
#elif defined(STM32H7)
# include <libopencm3/stm32/h7/nvic.h>

View File

@ -0,0 +1,32 @@
/** @page libopencm3 STM32G4
@version 1.0.0
@date April 2020
API documentation for ST Microelectronics STM32G4 Cortex M4 series
LGPL License Terms @ref lgpl_license
*/
/** @defgroup peripheral_apis Peripheral APIs
* APIs for device peripherals
*/
/** @defgroup STM32G4xx STM32G4xx
Libraries for ST Microelectronics STM32G4xx series.
@version 1.0.0
LGPL License Terms @ref lgpl_license
*/
/** @defgroup STM32G4xx_defines STM32G4xx Defines
@brief Defined Constants and Types for the STM32G4xx series
@version 1.0.0
LGPL License Terms @ref lgpl_license
*/

View File

@ -0,0 +1,62 @@
/** @defgroup gpio_defines GPIO Defines
*
* @brief <b>Defined Constants and Types for the STM32G4xx General Purpose I/O</b>
*
* @ingroup STM32G4xx_defines
*
* @version 1.0.0
*
* LGPL License Terms @ref lgpl_license
*/
/*
* This file is part of the libopencm3 project.
*
* This library is free software: you can redistribute it and/or modify
* it under the terms of the GNU Lesser General Public License as published by
* the Free Software Foundation, either version 3 of the License, or
* (at your option) any later version.
*
* This library is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU Lesser General Public License for more details.
*
* You should have received a copy of the GNU Lesser General Public License
* along with this library. If not, see <http://www.gnu.org/licenses/>.
*/
/**@{*/
#ifndef LIBOPENCM3_GPIO_H
#define LIBOPENCM3_GPIO_H
#include <libopencm3/stm32/common/gpio_common_f24.h>
/** GPIO Bit Reset Registers GPIOx_BRR
* @{
*/
#define GPIO_BRR(port) MMIO32((port) + 0x28)
#define GPIOA_BRR GPIO_BRR(GPIOA)
#define GPIOB_BRR GPIO_BRR(GPIOB)
#define GPIOC_BRR GPIO_BRR(GPIOC)
#define GPIOD_BRR GPIO_BRR(GPIOD)
#define GPIOE_BRR GPIO_BRR(GPIOE)
#define GPIOF_BRR GPIO_BRR(GPIOF)
#define GPIOG_BRR GPIO_BRR(GPIOG)
#define GPIOH_BRR GPIO_BRR(GPIOH)
/**@}*/
/** @defgroup gpio_speed GPIO Output Pin Speed
@{*/
#define GPIO_OSPEED_LOW 0x0
#define GPIO_OSPEED_MED 0x1
#define GPIO_OSPEED_HIGH 0x2
#define GPIO_OSPEED_VERYHIGH 0x3
/**@}*/
BEGIN_DECLS
END_DECLS
#endif
/**@}*/

View File

@ -0,0 +1,109 @@
{
"irqs": [
"wwdg",
"pvd",
"rtc_tamp_css",
"rtc_wkup",
"flash",
"rcc",
"exti0",
"exti1",
"exti2",
"exti3",
"exti4",
"dma1_channel1",
"dma1_channel2",
"dma1_channel3",
"dma1_channel4",
"dma1_channel5",
"dma1_channel6",
"dma1_channel7",
"adc12",
"usb_hp",
"usb_lp",
"fdcan1_intr1",
"fdcan1_intr0",
"exti9_5",
"tim1_brk_tim15",
"tim1_up_tim16",
"tim1_trg_tim17",
"tim1_cc",
"tim2",
"tim3",
"tim4",
"i2c1_ev",
"i2c1_er",
"i2c2_ev",
"i2c2_er",
"spi1",
"spi2",
"usart1",
"usart2",
"usart3",
"exti15_10",
"rtc_alarm",
"usb_wakeup",
"tim8_brk",
"tim8_up",
"tim8_trg",
"tim8_cc",
"adc3",
"fsmc",
"lptim1",
"tim5",
"spi3",
"uart4",
"uart5",
"tim6_dac13under",
"tim7_dac24under",
"dma2_channel1",
"dma2_channel2",
"dma2_channel3",
"dma2_channel4",
"dma2_channel5",
"adc4",
"adc5",
"ucpd1",
"comp123",
"comp456",
"comp7",
"hrtim_master",
"hrtim_tima",
"hrtim_timb",
"hrtim_timc",
"hrtim_timd",
"hrtim_time",
"hrtim_fault",
"hrtim_timf",
"crs",
"sai",
"tim20_brk",
"tim20_up",
"tim20_trg",
"tim20_cc",
"fpu",
"i2c4_ev",
"i2c4_er",
"spi4",
"aes",
"fdcan2_intr0",
"fdcan2_intr1",
"fdcan3_intr0",
"fdcan3_intr1",
"rng",
"lpuart",
"i2c3_ev",
"i2c3_er",
"dmamux_ovr",
"quadspi",
"dma1_channel8",
"dma2_channel6",
"dma2_channel7",
"dma2_channel8",
"cordic",
"fmac"
],
"partname_humanreadable": "STM32 G4 series",
"partname_doxygen": "STM32G4",
"includeguard": "LIBOPENCM3_STM32_G4_NVIC_H"
}

View File

@ -0,0 +1,138 @@
/*
* This file is part of the libopencm3 project.
*
* This library is free software: you can redistribute it and/or modify
* it under the terms of the GNU Lesser General Public License as published by
* the Free Software Foundation, either version 3 of the License, or
* (at your option) any later version.
*
* This library is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU Lesser General Public License for more details.
*
* You should have received a copy of the GNU Lesser General Public License
* along with this library. If not, see <http://www.gnu.org/licenses/>.
*/
#ifndef LIBOPENCM3_MEMORYMAP_H
#define LIBOPENCM3_MEMORYMAP_H
#include <libopencm3/cm3/memorymap.h>
#define INFO_BASE (0x1fff0000U)
#define PERIPH_BASE_APB1 (0x40000000U)
#define PERIPH_BASE_APB2 (0x40010000U)
#define PERIPH_BASE_AHB1 (0x40020000U)
#define PERIPH_BASE_IOPORT (0x48000000U)
#define PERIPH_BASE_AHB2 (0x50000000U)
#define FMC1_BANK_BASE (0x60000000U)
#define FMC3_BANK_BASE (0x80000000U)
#define QUADSPI_BANK_BASE (0x90000000U)
/* APB1 */
#define TIM2_BASE (PERIPH_BASE_APB1 + 0x0000)
#define TIM3_BASE (PERIPH_BASE_APB1 + 0x0400)
#define TIM4_BASE (PERIPH_BASE_APB1 + 0x0800)
#define TIM5_BASE (PERIPH_BASE_APB1 + 0x0c00)
#define TIM6_BASE (PERIPH_BASE_APB1 + 0x1000)
#define TIM7_BASE (PERIPH_BASE_APB1 + 0x1400)
#define CRS_BASE (PERIPH_BASE_APB1 + 0x2000)
#define TAMP_BASE (PERIPH_BASE_APB1 + 0x2400)
#define RTC_BASE (PERIPH_BASE_APB1 + 0x2800)
#define WWDG_BASE (PERIPH_BASE_APB1 + 0x2c00)
#define IWDG_BASE (PERIPH_BASE_APB1 + 0x3000)
#define SPI2_BASE (PERIPH_BASE_APB1 + 0x3800)
#define SPI3_BASE (PERIPH_BASE_APB1 + 0x3c00)
#define USART2_BASE (PERIPH_BASE_APB1 + 0x4400)
#define USART3_BASE (PERIPH_BASE_APB1 + 0x4800)
#define UART4_BASE (PERIPH_BASE_APB1 + 0x4C00)
#define UART5_BASE (PERIPH_BASE_APB1 + 0x5000)
#define I2C1_BASE (PERIPH_BASE_APB1 + 0x5400)
#define I2C2_BASE (PERIPH_BASE_APB1 + 0x5800)
#define USB_DEV_FS_BASE (PERIPH_BASE_APB1 + 0x5c00)
#define USB_PMA_BASE (PERIPH_BASE_APB1 + 0x6000)
#define FDCAN1_BASE (PERIPH_BASE_APB1 + 0x6400)
#define FDCAN2_BASE (PERIPH_BASE_APB1 + 0x6800)
#define FDCAN3_BASE (PERIPH_BASE_APB1 + 0x6c00)
#define POWER_CONTROL_BASE (PERIPH_BASE_APB1 + 0x7000)
#define I2C3_BASE (PERIPH_BASE_APB1 + 0x7800)
#define LPTIM1_BASE (PERIPH_BASE_APB1 + 0x7c00)
#define LPUART1_BASE (PERIPH_BASE_APB1 + 0x8000)
#define I2C4_BASE (PERIPH_BASE_APB1 + 0x8400)
#define UCPD1_BASE (PERIPH_BASE_APB1 + 0xA000)
#define FDCAN1_RAM_BASE (PERIPH_BASE_APB1 + 0xA400)
#define FDCAN2_RAM_BASE (PERIPH_BASE_APB1 + 0xA800)
#define FDCAN3_RAM_BASE (PERIPH_BASE_APB1 + 0xAc00)
/* APB2 */
#define SYSCFG_BASE (PERIPH_BASE_APB2 + 0x0000)
#define VREFBUF_BASE (PERIPH_BASE_APB2 + 0x0030)
#define COMP_BASE (PERIPH_BASE_APB2 + 0x0200)
#define OPAMP_BASE (PERIPH_BASE_APB2 + 0x0300)
#define EXTI_BASE (PERIPH_BASE_APB2 + 0x0400)
#define TIM1_BASE (PERIPH_BASE_APB2 + 0x2c00)
#define SPI1_BASE (PERIPH_BASE_APB2 + 0x3000)
#define TIM8_BASE (PERIPH_BASE_APB2 + 0x3400)
#define USART1_BASE (PERIPH_BASE_APB2 + 0x3800)
#define SPI4_BASE (PERIPH_BASE_APB2 + 0x3c00)
#define TIM15_BASE (PERIPH_BASE_APB2 + 0x4000)
#define TIM16_BASE (PERIPH_BASE_APB2 + 0x4400)
#define TIM17_BASE (PERIPH_BASE_APB2 + 0x4800)
#define TIM20_BASE (PERIPH_BASE_APB2 + 0x5000)
#define SAI1_BASE (PERIPH_BASE_APB2 + 0x5400)
#define HRTIM_BASE (PERIPH_BASE_APB2 + 0x6800)
/* AHB1 */
#define DMA1_BASE (PERIPH_BASE_AHB1 + 0x0000)
#define DMA2_BASE (PERIPH_BASE_AHB1 + 0x0400)
#define DMAMUX_BASE (PERIPH_BASE_AHB1 + 0x0800)
#define CORDIC_BASE (PERIPH_BASE_AHB1 + 0x0c00)
#define RCC_BASE (PERIPH_BASE_AHB1 + 0x1000)
#define FMAC_BASE (PERIPH_BASE_AHB1 + 0x1400)
#define FLASH_MEM_INTERFACE_BASE (PERIPH_BASE_AHB1 + 0x2000)
#define CRC_BASE (PERIPH_BASE_AHB1 + 0x3000)
/* IO */
#define GPIO_PORT_A_BASE (PERIPH_BASE_IOPORT + 0x0000)
#define GPIO_PORT_B_BASE (PERIPH_BASE_IOPORT + 0x0400)
#define GPIO_PORT_C_BASE (PERIPH_BASE_IOPORT + 0x0800)
#define GPIO_PORT_D_BASE (PERIPH_BASE_IOPORT + 0x0c00)
#define GPIO_PORT_E_BASE (PERIPH_BASE_IOPORT + 0x1000)
#define GPIO_PORT_F_BASE (PERIPH_BASE_IOPORT + 0x1400)
#define GPIO_PORT_G_BASE (PERIPH_BASE_IOPORT + 0x1800)
/* AHB2 */
#define ADC1_BASE (PERIPH_BASE_AHB2 + 0x0000)
#define ADC2_BASE ADC1_BASE
#define ADC3_BASE (PERIPH_BASE_AHB2 + 0x0400)
#define ADC4_BASE ADC3_BASE
#define ADC5_BASE ADC3_BASE
#define DAC1_BASE (PERIPH_BASE_AHB2 + 0x0800)
#define DAC2_BASE (PERIPH_BASE_AHB2 + 0x0c00)
#define DAC3_BASE (PERIPH_BASE_AHB2 + 0x1000)
#define DAC4_BASE (PERIPH_BASE_AHB2 + 0x1400)
#define AES_BASE (PERIPH_BASE_AHB2 + 0x6000)
#define RNG_BASE (PERIPH_BASE_AHB2 + 0x6800)
#define FMC_BASE (0xa0000000U)
#define QUADSPI_BASE (0xa0001000U)
/* Private peripherals */
#define DBGMCU_BASE (PPBI_BASE + 0x42000)
/* Device Electronic Signature */
#define DESIG_FLASH_SIZE_BASE (INFO_BASE + 0x75e0)
#define DESIG_UNIQUE_ID_BASE (INFO_BASE + 0x7590)
#define DESIG_UNIQUE_ID0 MMIO32(DESIG_UNIQUE_ID_BASE)
#define DESIG_UNIQUE_ID1 MMIO32(DESIG_UNIQUE_ID_BASE + 4)
#define DESIG_UNIQUE_ID2 MMIO32(DESIG_UNIQUE_ID_BASE + 8)
#define DESIG_PACKAGE MMIO16((INFO_BASE + 0x7500))
/* ST provided factory calibration values @ 3.0V */
#define ST_VREFINT_CAL MMIO16((INFO_BASE + 0x75aa))
#define ST_TSENSE_CAL1_30C MMIO16((INFO_BASE + 0x75a8))
#define ST_TSENSE_CAL2_110C MMIO16((INFO_BASE + 0x75ca))
#endif

View File

@ -0,0 +1,935 @@
/** @defgroup rcc_defines RCC Defines
*
* @ingroup STM32G4xx_defines
*
* @brief <b>Defined Constants and Types for the STM32G4xx Reset and Clock
* Control</b>
*
* @version 1.0.0
*
* @author @htmlonly &copy; @endhtmlonly 2020 Karl Palsson <karlp@tweak.net.au>
*
* LGPL License Terms @ref lgpl_license
*/
/*
* This file is part of the libopencm3 project.
*
* Copyright (C) 2020 Karl Palsson <karlp@tweak.net.au>
*
* This library is free software: you can redistribute it and/or modify
* it under the terms of the GNU Lesser General Public License as published by
* the Free Software Foundation, either version 3 of the License, or
* (at your option) any later version.
*
* This library is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU Lesser General Public License for more details.
*
* You should have received a copy of the GNU Lesser General Public License
* along with this library. If not, see <http://www.gnu.org/licenses/>.
*
*/
/**@{*/
#ifndef LIBOPENCM3_RCC_H
#define LIBOPENCM3_RCC_H
/** @defgroup rcc_registers RCC Registers
* @{
*/
#define RCC_CR MMIO32(RCC_BASE + 0x00)
#define RCC_ICSCR MMIO32(RCC_BASE + 0x04)
#define RCC_CFGR MMIO32(RCC_BASE + 0x08)
#define RCC_PLLCFGR MMIO32(RCC_BASE + 0x0c)
#define RCC_CIER MMIO32(RCC_BASE + 0x18)
#define RCC_CIFR MMIO32(RCC_BASE + 0x1c)
#define RCC_CICR MMIO32(RCC_BASE + 0x20)
#define RCC_AHB1RSTR MMIO32(RCC_BASE + 0x28)
#define RCC_AHB2RSTR MMIO32(RCC_BASE + 0x2c)
#define RCC_AHB3RSTR MMIO32(RCC_BASE + 0x30)
#define RCC_APB1RSTR1 MMIO32(RCC_BASE + 0x38)
#define RCC_APB1RSTR2 MMIO32(RCC_BASE + 0x3c)
#define RCC_APB2RSTR MMIO32(RCC_BASE + 0x40)
#define RCC_AHB1ENR MMIO32(RCC_BASE + 0x48)
#define RCC_AHB2ENR MMIO32(RCC_BASE + 0x4c)
#define RCC_AHB3ENR MMIO32(RCC_BASE + 0x50)
#define RCC_APB1ENR1 MMIO32(RCC_BASE + 0x58)
#define RCC_APB1ENR2 MMIO32(RCC_BASE + 0x5c)
#define RCC_APB2ENR MMIO32(RCC_BASE + 0x60)
#define RCC_AHB1SMENR MMIO32(RCC_BASE + 0x68)
#define RCC_AHB2SMENR MMIO32(RCC_BASE + 0x6c)
#define RCC_AHB3SMENR MMIO32(RCC_BASE + 0x70)
#define RCC_APB1SMENR1 MMIO32(RCC_BASE + 0x78)
#define RCC_APB1SMENR2 MMIO32(RCC_BASE + 0x7c)
#define RCC_APB2SMENR MMIO32(RCC_BASE + 0x80)
#define RCC_CCIPR MMIO32(RCC_BASE + 0x88)
#define RCC_BDCR MMIO32(RCC_BASE + 0x90)
#define RCC_CSR MMIO32(RCC_BASE + 0x94)
#define RCC_CRRCR MMIO32(RCC_BASE + 0x98)
#define RCC_CCIPR2 MMIO32(RCC_BASE + 0x9c)
/**@}*/
/** @defgroup rcc_cr_values RCC_CR values
* @{
*/
#define RCC_CR_PLLRDY (1 << 25)
#define RCC_CR_PLLON (1 << 24)
#define RCC_CR_CSSON (1 << 19)
#define RCC_CR_HSEBYP (1 << 18)
#define RCC_CR_HSERDY (1 << 17)
#define RCC_CR_HSEON (1 << 16)
#define RCC_CR_HSIRDY (1 << 10)
#define RCC_CR_HSIKERON (1 << 9)
#define RCC_CR_HSION (1 << 8)
/**@}*/
/** @defgroup rcc_icscr_values RCC_ICSCR values
* @{
*/
#define RCC_ICSCR_HSITRIM_SHIFT 24
#define RCC_ICSCR_HSITRIM_MASK 0x1f
#define RCC_ICSCR_HSICAL_SHIFT 16
#define RCC_ICSCR_HSICAL_MASK 0xff
/**@}*/
/** @defgroup rcc_cfgr_values RCC_CFGR values
* @{
*/
/** @defgroup rcc_cfgr_mcopre MCOPRE MCO prescaler
* @{
*/
#define RCC_CFGR_MCOPRE_DIV1 0
#define RCC_CFGR_MCOPRE_DIV2 1
#define RCC_CFGR_MCOPRE_DIV4 2
#define RCC_CFGR_MCOPRE_DIV8 3
#define RCC_CFGR_MCOPRE_DIV16 4
/**@}*/
#define RCC_CFGR_MCOPRE_SHIFT 28
#define RCC_CFGR_MCOPRE_MASK 0x7
/** @defgroup rcc_cfgr_mco MCO: Microcontroller clock output
* @{
*/
#define RCC_CFGR_MCO_NOCLK 0x0
#define RCC_CFGR_MCO_SYSCLK 0x1
#define RCC_CFGR_MCO_HSI16 0x3
#define RCC_CFGR_MCO_HSE 0x4
#define RCC_CFGR_MCO_PLL 0x5
#define RCC_CFGR_MCO_LSI 0x6
#define RCC_CFGR_MCO_LSE 0x7
#define RCC_CFGR_MCO_HSI48 0x8
/**@}*/
#define RCC_CFGR_MCO_SHIFT 24
#define RCC_CFGR_MCO_MASK 0xf
/** @defgroup rcc_cfgr_pprex PPREx: APBx prescaler
* @{
*/
#define RCC_CFGR_PPREx_NODIV 0x0
#define RCC_CFGR_PPREx_DIV2 0x4
#define RCC_CFGR_PPREx_DIV4 0x5
#define RCC_CFGR_PPREx_DIV8 0x6
#define RCC_CFGR_PPREx_DIV16 0x7
/**@}*/
#define RCC_CFGR_PPRE2_MASK 0x7
#define RCC_CFGR_PPRE2_SHIFT 11
#define RCC_CFGR_PPRE1_MASK 0x7
#define RCC_CFGR_PPRE1_SHIFT 8
/** @defgroup rcc_cfgr_hpre HPRE: AHB prescaler
* @{
*/
#define RCC_CFGR_HPRE_NODIV 0x0
#define RCC_CFGR_HPRE_DIV2 0x8
#define RCC_CFGR_HPRE_DIV4 0x9
#define RCC_CFGR_HPRE_DIV8 0xa
#define RCC_CFGR_HPRE_DIV16 0xb
#define RCC_CFGR_HPRE_DIV64 0xc
#define RCC_CFGR_HPRE_DIV128 0xd
#define RCC_CFGR_HPRE_DIV256 0xe
#define RCC_CFGR_HPRE_DIV512 0xf
/*@}*/
#define RCC_CFGR_HPRE_MASK 0xf
#define RCC_CFGR_HPRE_SHIFT 4
/** @defgroup rcc_cfgr_swx SW/SWS System clock switch (status)
* @{
*/
#define RCC_CFGR_SWx_HSI16 0x1
#define RCC_CFGR_SWx_HSE 0x2
#define RCC_CFGR_SWx_PLL 0x3
/**@}*/
#define RCC_CFGR_SWS_MASK 0x3
#define RCC_CFGR_SWS_SHIFT 2
#define RCC_CFGR_SW_MASK 0x3
#define RCC_CFGR_SW_SHIFT 0
/**@}*/
/** @defgroup rcc_pllcfgr_values RCC_PLLCFGR - PLL Configuration Register
* @{
*/
#define RCC_CFGR_PLLPDIV_MASK 0x1f
#define RCC_CFGR_PLLPDIV_SHIFT 27
#define RCC_PLLCFGR_PLLR_DIV2 0
#define RCC_PLLCFGR_PLLR_DIV4 1
#define RCC_PLLCFGR_PLLR_DIV6 2
#define RCC_PLLCFGR_PLLR_DIV8 3
#define RCC_PLLCFGR_PLLR_SHIFT 25
#define RCC_PLLCFGR_PLLR_MASK 0x3
#define RCC_PLLCFGR_PLLREN BIT24
#define RCC_PLLCFGR_PLLQ_DIV2 0
#define RCC_PLLCFGR_PLLQ_DIV4 1
#define RCC_PLLCFGR_PLLQ_DIV6 2
#define RCC_PLLCFGR_PLLQ_DIV8 3
#define RCC_PLLCFGR_PLLQ_SHIFT 21
#define RCC_PLLCFGR_PLLQ_MASK 0x3
#define RCC_PLLCFGR_PLLQEN BIT20
/* Division for PLLSAI3CLK, 0 == 7, 1 == 17 */
#define RCC_PLLCFGR_PLLP BIT17
#define RCC_PLLCFGR_PLLP_DIV7 0
#define RCC_PLLCFGR_PLLP_DIV17 RCC_PLLCFGR_PLLP
#define RCC_PLLPEN (1 << 16)
/** @defgroup rcc_pllcfgr_plln RCC_PLLCFGR PLLN values
* Allowed values 8 <= n <= 127, VCO output between 64 and 344 MHz
* @{*/
#define RCC_PLLCFGR_PLLN_SHIFT 8
#define RCC_PLLCFGR_PLLN_MASK 0x7f
/**@}*/
/** @defgroup rcc_pllcfgr_pllm RCC_PLLCFGR PLLM values
* Allowed values 1 <= m <= 16, VCO input between 2.66 and 8 MHz
* @{*/
#define RCC_PLLCFGR_PLLM_SHIFT 0x4
#define RCC_PLLCFGR_PLLM_MASK 0xf
#define RCC_PLLCFGR_PLLM(x) ((x)-1)
/**@}*/
#define RCC_PLLCFGR_PLLSRC_NONE 0
#define RCC_PLLCFGR_PLLSRC_HSI16 2
#define RCC_PLLCFGR_PLLSRC_HSE 3
#define RCC_PLLCFGR_PLLSRC_SHIFT 0
#define RCC_PLLCFGR_PLLSRC_MASK 0x3
/**@}*/
/** @defgroup rcc_cier_values RCC_CIER - Clock interrupt enable register
* @{
*/
#define RCC_CIER_HSI48RDYIE (1 << 10)
#define RCC_CIER_LSE_CSSIE (1 << 9)
/* OSC ready interrupt enable bits */
#define RCC_CIER_PLLRDYIE (1 << 5)
#define RCC_CIER_HSERDYIE (1 << 4)
#define RCC_CIER_HSIRDYIE (1 << 3)
#define RCC_CIER_LSERDYIE (1 << 1)
#define RCC_CIER_LSIRDYIE (1 << 0)
/**@}*/
/** @defgroup rcc_cifr_values RCC_CIFR - Clock interrupt flag register
* @{
*/
#define RCC_CIFR_HSI48RDYF (1 << 10)
#define RCC_CIFR_LSECSSF (1 << 9)
#define RCC_CIFR_CSSF (1 << 8)
#define RCC_CIFR_PLLRDYF (1 << 5)
#define RCC_CIFR_HSERDYF (1 << 4)
#define RCC_CIFR_HSIRDYF (1 << 3)
#define RCC_CIFR_LSERDYF (1 << 1)
#define RCC_CIFR_LSIRDYF (1 << 0)
/**@}*/
/** @defgroup rcc_cicr_values RCC_CICR - Clock interrupt clear register
* @{
*/
#define RCC_CICR_HSI48RDYC (1 << 10)
#define RCC_CICR_LSECSSC (1 << 9)
#define RCC_CICR_CSSC (1 << 8)
#define RCC_CICR_PLLRDYC (1 << 5)
#define RCC_CICR_HSERDYC (1 << 4)
#define RCC_CICR_HSIRDYC (1 << 3)
#define RCC_CICR_LSERDYC (1 << 1)
#define RCC_CICR_LSIRDYC (1 << 0)
/**@}*/
/** @defgroup rcc_ahbrstr_rst RCC_AHBxRSTR reset values (full set)
@{*/
/** @defgroup rcc_ahb1rstr_rst RCC_AHB1RSTR reset values
@{*/
#define RCC_AHB1RSTR_CRCRST (1 << 12)
#define RCC_AHB1RSTR_FLASHRST (1 << 8)
#define RCC_AHB1RSTR_FMACRST (1 << 4)
#define RCC_AHB1RSTR_CORDIC2RST (1 << 3)
#define RCC_AHB1RSTR_DMAMUX1RST (1 << 2)
#define RCC_AHB1RSTR_DMA2RST (1 << 1)
#define RCC_AHB1RSTR_DMA1RST (1 << 0)
/**@}*/
/** @defgroup rcc_ahb2rstr_rst RCC_AHB2RSTR reset values
@{*/
#define RCC_AHB2RSTR_RNGRST (1 << 26)
#define RCC_AHB2RSTR_AESRST (1 << 24)
#define RCC_AHB2RSTR_DAC4RST (1 << 19)
#define RCC_AHB2RSTR_DAC3RST (1 << 18)
#define RCC_AHB2RSTR_DAC2RST (1 << 17)
#define RCC_AHB2RSTR_DAC1RST (1 << 16)
#define RCC_AHB2RSTR_ADC345RST (1 << 14)
#define RCC_AHB2RSTR_ADC12RST (1 << 13)
#define RCC_AHB2RSTR_GPIOGRST (1 << 6)
#define RCC_AHB2RSTR_GPIOFRST (1 << 5)
#define RCC_AHB2RSTR_GPIOERST (1 << 4)
#define RCC_AHB2RSTR_GPIODRST (1 << 3)
#define RCC_AHB2RSTR_GPIOCRST (1 << 2)
#define RCC_AHB2RSTR_GPIOBRST (1 << 1)
#define RCC_AHB2RSTR_GPIOARST (1 << 0)
/**@}*/
/** @defgroup rcc_ahb3rstr_rst RCC_AHB3RSTR reset values
@{*/
#define RCC_AHB3RSTR_QSPIRST (1 << 8)
#define RCC_AHB3RSTR_FMCRST (1 << 0)
/**@}*/
/**@}*/
/** @defgroup rcc_apb1rstr_rst RCC_APB1RSTRx reset values (full set)
@{*/
/** @defgroup rcc_apb1rstr1_rst RCC_APB1RSTR1 reset values
@{*/
#define RCC_APB1RSTR1_LPTIM1RST (1 << 31)
#define RCC_APB1RSTR1_I2C3RST (1 << 30)
#define RCC_APB1RSTR1_PWRRST (1 << 28)
#define RCC_APB1RSTR1_FDCANRST (1 << 25)
#define RCC_APB1RSTR1_USBRST (1 << 23)
#define RCC_APB1RSTR1_I2C2RST (1 << 22)
#define RCC_APB1RSTR1_I2C1RST (1 << 21)
#define RCC_APB1RSTR1_UART5RST (1 << 20)
#define RCC_APB1RSTR1_UART4RST (1 << 19)
#define RCC_APB1RSTR1_USART3RST (1 << 18)
#define RCC_APB1RSTR1_USART2RST (1 << 17)
#define RCC_APB1RSTR1_SPI3RST (1 << 15)
#define RCC_APB1RSTR1_SPI2RST (1 << 14)
#define RCC_APB1RSTR1_CRSRST (1 << 8)
#define RCC_APB1RSTR1_TIM7RST (1 << 5)
#define RCC_APB1RSTR1_TIM6RST (1 << 4)
#define RCC_APB1RSTR1_TIM5RST (1 << 3)
#define RCC_APB1RSTR1_TIM4RST (1 << 2)
#define RCC_APB1RSTR1_TIM3RST (1 << 1)
#define RCC_APB1RSTR1_TIM2RST (1 << 0)
/**@}*/
/** @defgroup rcc_apb1rstr2_rst RCC_APB1RSTR2 reset values
@{*/
#define RCC_APB1RSTR2_UCPD1RST (1 << 8)
#define RCC_APB1RSTR2_I2C4RST (1 << 1)
#define RCC_APB1RSTR2_LPUART1RST (1 << 0)
/**@}*/
/**@}*/
/** @defgroup rcc_apb2rstr_rst RCC_APB2RSTR reset values
@{*/
#define RCC_APB2RSTR_HRTIM1RST (1 << 26)
#define RCC_APB2RSTR_SAI1RST (1 << 21)
#define RCC_APB2RSTR_TIM20RST (1 << 20)
#define RCC_APB2RSTR_TIM17RST (1 << 18)
#define RCC_APB2RSTR_TIM16RST (1 << 17)
#define RCC_APB2RSTR_TIM15RST (1 << 16)
#define RCC_APB2RSTR_SPI4RST (1 << 15)
#define RCC_APB2RSTR_USART1RST (1 << 14)
#define RCC_APB2RSTR_TIM8RST (1 << 13)
#define RCC_APB2RSTR_SPI1RST (1 << 12)
#define RCC_APB2RSTR_TIM1RST (1 << 11)
#define RCC_APB2RSTR_SYSCFGRST (1 << 0)
/**@}*/
/** @defgroup rcc_ahbenr_en RCC_AHBxENR enable values (full set)
*@{*/
/** @defgroup rcc_ahb1enr_en RCC_AHB1ENR enable values
*@{*/
#define RCC_AHB1ENR_CRCEN (1 << 12)
#define RCC_AHB1ENR_FLASHEN (1 << 8)
#define RCC_AHB1ENR_FMACEN (1 << 4)
#define RCC_AHB1ENR_CORDICEN (1 << 3)
#define RCC_AHB1ENR_DMAMUX1EN (1 << 2)
#define RCC_AHB1ENR_DMA2EN (1 << 1)
#define RCC_AHB1ENR_DMA1EN (1 << 0)
/**@}*/
/** @defgroup rcc_ahb2enr_en RCC_AHB2ENR enable values
*@{*/
#define RCC_AHB2ENR_RNGEN (1 << 26)
#define RCC_AHB2ENR_AESEN (1 << 24)
#define RCC_AHB2ENR_DAC4EN (1 << 19)
#define RCC_AHB2ENR_DAC3EN (1 << 18)
#define RCC_AHB2ENR_DAC2EN (1 << 17)
#define RCC_AHB2ENR_DAC1EN (1 << 16)
#define RCC_AHB2ENR_ADC345EN (1 << 14)
#define RCC_AHB2ENR_ADC12EN (1 << 13)
#define RCC_AHB2ENR_GPIOGEN (1 << 6)
#define RCC_AHB2ENR_GPIOFEN (1 << 5)
#define RCC_AHB2ENR_GPIOEEN (1 << 4)
#define RCC_AHB2ENR_GPIODEN (1 << 3)
#define RCC_AHB2ENR_GPIOCEN (1 << 2)
#define RCC_AHB2ENR_GPIOBEN (1 << 1)
#define RCC_AHB2ENR_GPIOAEN (1 << 0)
/**@}*/
/** @defgroup rcc_ahb3enr_en RCC_AHB3ENR enable values
*@{*/
#define RCC_AHB3ENR_QSPIEN (1 << 8)
#define RCC_AHB3ENR_FMCEN (1 << 0)
/**@}*/
/**@}*/
/** @defgroup rcc_apb1enr_en RCC_APB1ENRx enable values (full set)
*@{*/
/** @defgroup rcc_apb1enr1_en RCC_APB1ENR1 enable values
*@{*/
#define RCC_APB1ENR1_LPTIM1EN (1 << 31)
#define RCC_APB1ENR1_I2C3EN (1 << 30)
#define RCC_APB1ENR1_PWREN (1 << 28)
#define RCC_APB1ENR1_FDCANEN (1 << 25)
#define RCC_APB1ENR1_USBEN (1 << 23)
#define RCC_APB1ENR1_I2C2EN (1 << 22)
#define RCC_APB1ENR1_I2C1EN (1 << 21)
#define RCC_APB1ENR1_UART5EN (1 << 20)
#define RCC_APB1ENR1_UART4EN (1 << 19)
#define RCC_APB1ENR1_USART3EN (1 << 18)
#define RCC_APB1ENR1_USART2EN (1 << 17)
#define RCC_APB1ENR1_SPI3EN (1 << 15)
#define RCC_APB1ENR1_SPI2EN (1 << 14)
#define RCC_APB1ENR1_WWDGEN (1 << 11)
#define RCC_APB1ENR1_RTCAPBEN (1 << 10)
#define RCC_APB1ENR1_CRSEN (1 << 8)
#define RCC_APB1ENR1_TIM7EN (1 << 5)
#define RCC_APB1ENR1_TIM6EN (1 << 4)
#define RCC_APB1ENR1_TIM5EN (1 << 3)
#define RCC_APB1ENR1_TIM4EN (1 << 2)
#define RCC_APB1ENR1_TIM3EN (1 << 1)
#define RCC_APB1ENR1_TIM2EN (1 << 0)
/*@}*/
/** @defgroup rcc_apb1enr2_en RCC_APB1ENR2 enable values
*@{*/
#define RCC_APB1ENR2_UCPD1EN (1 << 8)
#define RCC_APB1ENR2_I2C4EN (1 << 1)
#define RCC_APB1ENR2_LPUART1EN (1 << 0)
/*@}*/
/*@}*/
/** @defgroup rcc_apb2enr_en RCC_APB2ENR enable values
*@{*/
#define RCC_APB2ENR_HRTIM1EN (1 << 26)
#define RCC_APB2ENR_SAI1EN (1 << 21)
#define RCC_APB2ENR_TIM20EN (1 << 20)
#define RCC_APB2ENR_TIM17EN (1 << 18)
#define RCC_APB2ENR_TIM16EN (1 << 17)
#define RCC_APB2ENR_TIM15EN (1 << 16)
#define RCC_APB2ENR_SPI4EN (1 << 15)
#define RCC_APB2ENR_USART1EN (1 << 14)
#define RCC_APB2ENR_TIM8EN (1 << 13)
#define RCC_APB2ENR_SPI1EN (1 << 12)
#define RCC_APB2ENR_TIM1EN (1 << 11)
#define RCC_APB2ENR_SYSCFGEN (1 << 0)
/**@}*/
/** @defgroup rcc_ahb1smenr_values RCC_AHB1SMENR - AHB1 periph clock in sleep mode
* @{
*/
#define RCC_AHB1SMENR_CRCSMEN (1 << 12)
#define RCC_AHB1SMENR_SRAM1SMEN (1 << 9)
#define RCC_AHB1SMENR_FLASHSMEN (1 << 8)
#define RCC_AHB1SMENR_FMACSMEN (1 << 4)
#define RCC_AHB1SMENR_CORFDICSMEN (1 << 3)
#define RCC_AHB1SMENR_DMAMUX1SMEN (1 << 2)
#define RCC_AHB1SMENR_DMA2SMEN (1 << 1)
#define RCC_AHB1SMENR_DMA1SMEN (1 << 0)
/**@}*/
/** @defgroup rcc_ahb2smenr RCC_AHB2SMENR - AHB2 periph clock in sleep mode
* @{
*/
#define RCC_AHB2SMENR_RNGSMEN (1 << 26)
#define RCC_AHB2SMENR_AESSMEN (1 << 24)
#define RCC_AHB2SMENR_DAC4SMEN (1 << 19)
#define RCC_AHB2SMENR_DAC3SMEN (1 << 18)
#define RCC_AHB2SMENR_DAC2SMEN (1 << 17)
#define RCC_AHB2SMENR_DAC1SMEN (1 << 16)
#define RCC_AHB2SMENR_ADC345SMEN (1 << 14)
#define RCC_AHB2SMENR_ADC12SMEN (1 << 13)
#define RCC_AHB2SMENR_SRAM2SMEN (1 << 10)
#define RCC_AHB2SMENR_CCMSRAMSMEN (1 << 9)
#define RCC_AHB2SMENR_GPIOGSMEN (1 << 6)
#define RCC_AHB2SMENR_GPIOFSMEN (1 << 5)
#define RCC_AHB2SMENR_GPIOESMEN (1 << 4)
#define RCC_AHB2SMENR_GPIODSMEN (1 << 3)
#define RCC_AHB2SMENR_GPIOCSMEN (1 << 2)
#define RCC_AHB2SMENR_GPIOBSMEN (1 << 1)
#define RCC_AHB2SMENR_GPIOASMEN (1 << 0)
/**@}*/
/** @defgroup rcc_ahb3smenr RCC_AHB3SMENR - AHB3 periph clock in sleep mode
* @{
*/
#define RCC_AHB3SMENR_QSPISMEN (1 << 8)
#define RCC_AHB3SMENR_FMCSMEN (1 << 0)
/**@}*/
/** @defgroup rcc_apb1smenr1 RCC_APB1SMENR1 - APB1 periph clock in sleep mode
* @{
*/
#define RCC_APB1SMENR1_LPTIM1SMEN (1 << 31)
#define RCC_APB1SMENR1_I2C3SMEN (1 << 30)
#define RCC_APB1SMENR1_PWRSMEN (1 << 28)
#define RCC_APB1SMENR1_FDCANSMEN (1 << 25)
#define RCC_APB1SMENR1_USBSMEN (1 << 23)
#define RCC_APB1SMENR1_I2C2SMEN (1 << 22)
#define RCC_APB1SMENR1_I2C1SMEN (1 << 21)
#define RCC_APB1SMENR1_UART5SMEN (1 << 20)
#define RCC_APB1SMENR1_UART4SMEN (1 << 19)
#define RCC_APB1SMENR1_USART3SMEN (1 << 18)
#define RCC_APB1SMENR1_USART2SMEN (1 << 17)
#define RCC_APB1SMENR1_SPI3SMEN (1 << 15)
#define RCC_APB1SMENR1_SPI2SMEN (1 << 14)
#define RCC_APB1SMENR1_WWDGSMEN (1 << 11)
#define RCC_APB1SMENR1_RTCAPBSMEN (1 << 10)
#define RCC_APB1SMENR1_TIM7SMEN (1 << 5)
#define RCC_APB1SMENR1_TIM6SMEN (1 << 4)
#define RCC_APB1SMENR1_TIM5SMEN (1 << 3)
#define RCC_APB1SMENR1_TIM4SMEN (1 << 2)
#define RCC_APB1SMENR1_TIM3SMEN (1 << 1)
#define RCC_APB1SMENR1_TIM2SMEN (1 << 0)
/**@}*/
/** @defgroup rcc_apb1smenr2 RCC_APB1SMENR2 - APB1 periph clock in sleep mode
* @{
*/
#define RCC_APB1SMENR2_UCPD1SMEN (1 << 8)
#define RCC_APB1SMENR2_I2C4SMEN (1 << 1)
#define RCC_APB1SMENR2_LPUART1SMEN (1 << 0)
/**@}*/
/** @defgroup rcc_apb2smenr RCC_APB2SMENR - APB2 periph clock in sleep mode
* @{
*/
#define RCC_APB2SMENR_HRTIM1SMEN (1 << 26)
#define RCC_APB2SMENR_SAI1SMEN (1 << 21)
#define RCC_APB2SMENR_TIM20SMEN (1 << 20)
#define RCC_APB2SMENR_TIM17SMEN (1 << 18)
#define RCC_APB2SMENR_TIM16SMEN (1 << 17)
#define RCC_APB2SMENR_TIM15SMEN (1 << 16)
#define RCC_APB2SMENR_SPI4SMEN (1 << 15)
#define RCC_APB2SMENR_USART1SMEN (1 << 14)
#define RCC_APB2SMENR_TIM8SMEN (1 << 13)
#define RCC_APB2SMENR_SPI1SMEN (1 << 12)
#define RCC_APB2SMENR_TIM1SMEN (1 << 11)
#define RCC_APB2SMENR_SYSCFGSMEN (1 << 0)
/**@}*/
/** @defgroup rcc_ccipr_values RCC_CCIPR - Peripherals independent clock config register
* @{
*/
/* all fields are 2 bits */
#define RCC_CCIPR_SEL_MASK 0x3
#define RCC_CCIPR_ADC345_NONE 0
#define RCC_CCIPR_ADC345_PLLP 1
#define RCC_CCIPR_ADC345_SYS 2
#define RCC_CCIPR_ADC345_SHIFT 30
#define RCC_CCIPR_ADC12_NONE 0
#define RCC_CCIPR_ADC12_PLLP 1
#define RCC_CCIPR_ADC12_SYS 2
#define RCC_CCIPR_ADC12_SHIFT 28
#define RCC_CCIPR_CLK48_HSI48 0
#define RCC_CCIPR_CLK48_PLLQ 2
#define RCC_CCIPR_CLK48_SHIFT 26
#define RCC_CCIPR_FDCAN_HSE 0
#define RCC_CCIPR_FDCAN_PLLQ 1
#define RCC_CCIPR_FDCAN_PCLK 2
#define RCC_CCIPR_FDCAN_SHIFT 24
#define RCC_CCIPR_I2S23_SYS 0
#define RCC_CCIPR_I2S23_PLLQ 1
#define RCC_CCIPR_I2S23_EXT 2
#define RCC_CCIPR_I2S23_SHI16 3
#define RCC_CCIPR_I2S23_SHIFT 22
#define RCC_CCIPR_SAI1_SYS 0
#define RCC_CCIPR_SAI1_PLLQ 1
#define RCC_CCIPR_SAI1_EXT 2
#define RCC_CCIPR_SAI1_HSI16 3
#define RCC_CCIPR_SAI1_SHIFT 20
#define RCC_CCIPR_LPTIM1_PCLK 0
#define RCC_CCIPR_LPTIM1_LSI 1
#define RCC_CCIPR_LPTIM1_HSI16 2
#define RCC_CCIPR_LPTIM1_LSE 3
#define RCC_CCIPR_LPTIM1SEL_SHIFT 18
#define RCC_CCIPR_I2Cx_PCLK 0
#define RCC_CCIPR_I2Cx_SYS 1
#define RCC_CCIPR_I2Cx_HSI16 2
#define RCC_CCIPR_I2C3_SHIFT 16
#define RCC_CCIPR_I2C2_SHIFT 14
#define RCC_CCIPR_I2C1_SHIFT 12
#define RCC_CCIPR_LPUART1_PCLK 0
#define RCC_CCIPR_LPUART1_SYS 1
#define RCC_CCIPR_LPUART1_HSI16 2
#define RCC_CCIPR_LPUART1_LSE 3
#define RCC_CCIPR_LPUART1SEL_SHIFT 10
#define RCC_CCIPR_USARTx_PCLK 0
#define RCC_CCIPR_USARTx_SYS 1
#define RCC_CCIPR_USARTx_HSI16 2
#define RCC_CCIPR_USARTx_LSE 3
#define RCC_CCIPR_UARTx_PCLK RCC_CCIPR_USARTx_PCLK
#define RCC_CCIPR_UARTx_SYS RCC_CCIPR_USARTx_SYS
#define RCC_CCIPR_UARTx_HSI16 RCC_CCIPR_USARTx_HSI16
#define RCC_CCIPR_UARTx_LSE RCC_CCIPR_USARTx_LSE
#define RCC_CCIPR_UART5_SHIFT 8
#define RCC_CCIPR_UART4_SHIFT 6
#define RCC_CCIPR_USART3_SHIFT 4
#define RCC_CCIPR_USART2_SHIFT 2
#define RCC_CCIPR_USART1_SHIFT 0
/**@}*/
/** defgroup rcc_ccipr2_values RCC_CCIPR2 - Peripherals independent clock config register 2
* @{
*/
#define RCC_CCIPR2_QSPI_SYS 0
#define RCC_CCIPR2_QSPI_HSI16 1
#define RCC_CCIPR2_QSPI_PLLQ 2
#define RCC_CCIPR2_QSPI_SHIFT 20
#define RCC_CCIPR2_I2C4_PCLK 0
#define RCC_CCIPR2_I2C4_SYS 1
#define RCC_CCIPR2_I2C4_HSI16 2
#define RCC_CCIPR2_I2C4_SHIFT 0
/**@}*/
/** @defgroup rcc_bdcr_values RCC_BDCR - Backup domain control register
* @{
*/
#define RCC_BDCR_LSCOSEL (1 << 25)
#define RCC_BDCR_LSCOEN (1 << 24)
#define RCC_BDCR_BDRST (1 << 16)
#define RCC_BDCR_RTCEN (1 << 15)
#define RCC_BDCR_RTCSEL_NONE 0
#define RCC_BDCR_RTCSEL_LSE 1
#define RCC_BDCR_RTCSEL_LSI 2
#define RCC_BDCR_RTCSEL_HSEDIV32 3
#define RCC_BDCR_RTCSEL_SHIFT 8
#define RCC_BDCR_RTCSEL_MASK 0x3
#define RCC_BDCR_LSECSSD (1 << 6)
#define RCC_BDCR_LSECSSON (1 << 5)
#define RCC_BDCR_LSEDRV_LOW 0
#define RCC_BDCR_LSEDRV_MEDLOW 1
#define RCC_BDCR_LSEDRV_MEDHIGH 2
#define RCC_BDCR_LSEDRV_HIGH 3
#define RCC_BDCR_LSEDRV_SHIFT 3
#define RCC_BDCR_LSEDRV_MASK 0x3
#define RCC_BDCR_LSEBYP (1 << 2)
#define RCC_BDCR_LSERDY (1 << 1)
#define RCC_BDCR_LSEON (1 << 0)
/**@}*/
/** @defgroup rcc_csr_values RCC_CSR - Control/Status register
* @{
*/
#define RCC_CSR_LPWRRSTF (1 << 31)
#define RCC_CSR_WWDGRSTF (1 << 30)
#define RCC_CSR_IWDGRSTF (1 << 29)
#define RCC_CSR_SFTRSTF (1 << 28)
#define RCC_CSR_BORRSTF (1 << 27)
#define RCC_CSR_PINRSTF (1 << 26)
#define RCC_CSR_OBLRSTF (1 << 25)
#define RCC_CSR_RMVF (1 << 23)
#define RCC_CSR_RESET_FLAGS (RCC_CSR_LPWRRSTF | RCC_CSR_WWDGRSTF |\
RCC_CSR_IWDGRSTF | RCC_CSR_SFTRSTF | RCC_CSR_BORRSTF |\
RCC_CSR_PINRSTF | RCC_CSR_OBLRSTF)
#define RCC_CSR_LSIRDY (1 << 1)
#define RCC_CSR_LSION (1 << 0)
/**@}*/
/** @defgroup rcc_crrcr RCC_CRRCR Clock Recovery RC register
* @{
*/
#define RCC_CRRCR_HSI48VAL_MASK 0x1ff
#define RCC_CRRCR_HSI48VAL_SHIFT 7
#define RCC_CRRCR_HSI48RDY BIT1
#define RCC_CRRCR_HSI48ON BIT0
/**@}*/
/* --- Variable definitions ------------------------------------------------ */
extern uint32_t rcc_ahb_frequency;
extern uint32_t rcc_apb1_frequency;
extern uint32_t rcc_apb2_frequency;
/* --- Function prototypes ------------------------------------------------- */
enum rcc_osc {
RCC_PLL, RCC_HSE, RCC_HSI16, RCC_LSE, RCC_LSI, RCC_HSI48
};
#define _REG_BIT(base, bit) (((base) << 5) + (bit))
enum rcc_periph_clken {
/* AHB1 peripherals */
RCC_CRC = _REG_BIT(0x48, 12),
RCC_FLASH = _REG_BIT(0x48, 8),
RCC_FMAC = _REG_BIT(0x48, 4),
RCC_CORDIC = _REG_BIT(0x48, 3),
RCC_DMAMUX1 = _REG_BIT(0x48, 2),
RCC_DMA2 = _REG_BIT(0x48, 1),
RCC_DMA1 = _REG_BIT(0x48, 0),
/* AHB2 peripherals */
RCC_RNG = _REG_BIT(0x4c, 26),
RCC_AES = _REG_BIT(0x4c, 24),
RCC_DAC4 = _REG_BIT(0x4c, 19),
RCC_DAC3 = _REG_BIT(0x4c, 18),
RCC_DAC2 = _REG_BIT(0x4c, 17),
RCC_DAC1 = _REG_BIT(0x4c, 16),
RCC_ADC345 = _REG_BIT(0x4c, 14),
RCC_ADC12 = _REG_BIT(0x4c, 13),
RCC_ADC1 = _REG_BIT(0x4c, 13), /* Compatibility */
RCC_GPIOG = _REG_BIT(0x4c, 6),
RCC_GPIOF = _REG_BIT(0x4c, 5),
RCC_GPIOE = _REG_BIT(0x4c, 4),
RCC_GPIOD = _REG_BIT(0x4c, 3),
RCC_GPIOC = _REG_BIT(0x4c, 2),
RCC_GPIOB = _REG_BIT(0x4c, 1),
RCC_GPIOA = _REG_BIT(0x4c, 0),
/* AHB3 peripherals */
RCC_QSPI = _REG_BIT(0x50, 8),
RCC_FMC = _REG_BIT(0x50, 0),
/* APB1 peripherals */
RCC_LPTIM1 = _REG_BIT(0x58, 31),
RCC_I2C3 = _REG_BIT(0x58, 30),
RCC_PWR = _REG_BIT(0x58, 28),
RCC_FDCAN = _REG_BIT(0x58, 25),
RCC_USB = _REG_BIT(0x58, 23),
RCC_I2C2 = _REG_BIT(0x58, 22),
RCC_I2C1 = _REG_BIT(0x58, 21),
RCC_UART5 = _REG_BIT(0x58, 20),
RCC_UART4 = _REG_BIT(0x58, 19),
RCC_USART3 = _REG_BIT(0x58, 18),
RCC_USART2 = _REG_BIT(0x58, 17),
RCC_SPI3 = _REG_BIT(0x58, 15),
RCC_SPI2 = _REG_BIT(0x58, 14),
RCC_WWDG = _REG_BIT(0x58, 11),
RCC_RTCAPB = _REG_BIT(0x58, 10),
RCC_CRS = _REG_BIT(0x58, 8),
RCC_TIM7 = _REG_BIT(0x58, 5),
RCC_TIM6 = _REG_BIT(0x58, 4),
RCC_TIM5 = _REG_BIT(0x58, 3),
RCC_TIM4 = _REG_BIT(0x58, 2),
RCC_TIM3 = _REG_BIT(0x58, 1),
RCC_TIM2 = _REG_BIT(0x58, 0),
/* apb1-2 */
RCC_UCPD1 = _REG_BIT(0x5c, 8),
RCC_I2C4 = _REG_BIT(0x5c, 1),
RCC_LPUART1 = _REG_BIT(0x5c, 0),
/* APB2 peripherals */
RCC_HRTIM1 = _REG_BIT(0x60, 26),
RCC_SAI1 = _REG_BIT(0x60, 21),
RCC_TIM20 = _REG_BIT(0x60, 20),
RCC_TIM17 = _REG_BIT(0x60, 18),
RCC_TIM16 = _REG_BIT(0x60, 17),
RCC_TIM15 = _REG_BIT(0x60, 16),
RCC_SPI4 = _REG_BIT(0x60, 15),
RCC_USART1 = _REG_BIT(0x60, 14),
RCC_TIM8 = _REG_BIT(0x60, 13),
RCC_SPI1 = _REG_BIT(0x60, 12),
RCC_TIM1 = _REG_BIT(0x60, 11),
RCC_SYSCFG = _REG_BIT(0x60, 0),
/* AHB1 peripherals in sleep mode */
SCC_CRC = _REG_BIT(0x68, 12),
SCC_SRAM1 = _REG_BIT(0x68, 9),
SCC_FLASH = _REG_BIT(0x68, 8),
SCC_FMAC = _REG_BIT(0x68, 4),
SCC_CORDIC = _REG_BIT(0x68, 3),
SCC_DMAMUX1 = _REG_BIT(0x68, 2),
SCC_DMA2 = _REG_BIT(0x68, 1),
SCC_DMA1 = _REG_BIT(0x68, 0),
/* AHB2 peripherals in sleep mode */
SCC_RNG = _REG_BIT(0x6c, 26),
SCC_AES = _REG_BIT(0x6c, 24),
SCC_DAC4 = _REG_BIT(0x6c, 19),
SCC_DAC3 = _REG_BIT(0x6c, 18),
SCC_DAC2 = _REG_BIT(0x6c, 17),
SCC_DAC1 = _REG_BIT(0x6c, 16),
SCC_ADC345 = _REG_BIT(0x6c, 14),
SCC_ADC12 = _REG_BIT(0x6c, 13),
SCC_ADC1 = _REG_BIT(0x6c, 13), /* Compatibility */
SCC_CCMSRAM = _REG_BIT(0x6c, 10),
SCC_SRAM2 = _REG_BIT(0x6c, 9),
SCC_GPIOG = _REG_BIT(0x6c, 6),
SCC_GPIOF = _REG_BIT(0x6c, 5),
SCC_GPIOE = _REG_BIT(0x6c, 4),
SCC_GPIOD = _REG_BIT(0x6c, 3),
SCC_GPIOC = _REG_BIT(0x6c, 2),
SCC_GPIOB = _REG_BIT(0x6c, 1),
SCC_GPIOA = _REG_BIT(0x6c, 0),
/* AHB3 peripherals in sleep mode */
SCC_QSPI = _REG_BIT(0x70, 8),
SCC_FMC = _REG_BIT(0x70, 0),
/* APB1 peripherals in sleep mode */
SCC_LPTIM1 = _REG_BIT(0x58, 31),
SCC_I2C3 = _REG_BIT(0x58, 30),
SCC_PWR = _REG_BIT(0x58, 28),
SCC_FDCAN = _REG_BIT(0x58, 25),
SCC_USB = _REG_BIT(0x58, 23),
SCC_I2C2 = _REG_BIT(0x58, 22),
SCC_I2C1 = _REG_BIT(0x58, 21),
SCC_UART5 = _REG_BIT(0x58, 20),
SCC_UART4 = _REG_BIT(0x58, 19),
SCC_USART3 = _REG_BIT(0x58, 18),
SCC_USART2 = _REG_BIT(0x58, 17),
SCC_SPI3 = _REG_BIT(0x58, 15),
SCC_SPI2 = _REG_BIT(0x58, 14),
SCC_WWDG = _REG_BIT(0x58, 11),
SCC_RTCAPB = _REG_BIT(0x58, 10),
SCC_CRS = _REG_BIT(0x58, 8),
SCC_TIM7 = _REG_BIT(0x58, 5),
SCC_TIM6 = _REG_BIT(0x58, 4),
SCC_TIM5 = _REG_BIT(0x58, 3),
SCC_TIM4 = _REG_BIT(0x58, 2),
SCC_TIM3 = _REG_BIT(0x58, 1),
SCC_TIM2 = _REG_BIT(0x58, 0),
/* apb1-2 */
SCC_UCPD1 = _REG_BIT(0x5c, 8),
SCC_I2C4 = _REG_BIT(0x5c, 1),
SCC_LPUART1 = _REG_BIT(0x5c, 0),
/* APB2 peripherals in sleep mode */
SCC_HRTIM1 = _REG_BIT(0x60, 26),
SCC_SAI1 = _REG_BIT(0x60, 21),
SCC_TIM20 = _REG_BIT(0x60, 20),
SCC_TIM17 = _REG_BIT(0x60, 18),
SCC_TIM16 = _REG_BIT(0x60, 17),
SCC_TIM15 = _REG_BIT(0x60, 16),
SCC_SPI4 = _REG_BIT(0x60, 15),
SCC_USART1 = _REG_BIT(0x60, 14),
SCC_TIM8 = _REG_BIT(0x60, 13),
SCC_SPI1 = _REG_BIT(0x60, 12),
SCC_TIM1 = _REG_BIT(0x60, 11),
SCC_SYSCFG = _REG_BIT(0x60, 0),
};
enum rcc_periph_rst {
/* AHB1 peripherals */
RST_CRC = _REG_BIT(0x28, 12),
RST_FLASH = _REG_BIT(0x28, 8),
RST_FMAC = _REG_BIT(0x28, 4),
RST_CORDIC = _REG_BIT(0x28, 3),
RST_DMAMUX1 = _REG_BIT(0x28, 2),
RST_DMA2 = _REG_BIT(0x28, 1),
RST_DMA1 = _REG_BIT(0x28, 0),
/* AHB2 peripherals */
RST_RNG = _REG_BIT(0x2c, 26),
RST_AES = _REG_BIT(0x2c, 24),
RST_DAC4 = _REG_BIT(0x2c, 19),
RST_DAC3 = _REG_BIT(0x2c, 18),
RST_DAC2 = _REG_BIT(0x2c, 17),
RST_DAC1 = _REG_BIT(0x2c, 16),
RST_ADC345 = _REG_BIT(0x2c, 14),
RST_ADC12 = _REG_BIT(0x2c, 13),
RST_ADC1 = _REG_BIT(0x2c, 13), /* Compatibility */
RST_GPIOG = _REG_BIT(0x2c, 6),
RST_GPIOF = _REG_BIT(0x2c, 5),
RST_GPIOE = _REG_BIT(0x2c, 4),
RST_GPIOD = _REG_BIT(0x2c, 3),
RST_GPIOC = _REG_BIT(0x2c, 2),
RST_GPIOB = _REG_BIT(0x2c, 1),
RST_GPIOA = _REG_BIT(0x2c, 0),
/* AHB3 peripherals */
RST_QSPI = _REG_BIT(0x30, 8),
RST_FMC = _REG_BIT(0x30, 0),
/* APB1 peripherals */
RST_LPTIM1 = _REG_BIT(0x38, 31),
RST_I2C3 = _REG_BIT(0x38, 30),
RST_PWR = _REG_BIT(0x38, 28),
RST_FDCAN = _REG_BIT(0x38, 25),
RST_USB = _REG_BIT(0x38, 23),
RST_I2C2 = _REG_BIT(0x38, 22),
RST_I2C1 = _REG_BIT(0x38, 21),
RST_UART5 = _REG_BIT(0x38, 20),
RST_UART4 = _REG_BIT(0x38, 19),
RST_USART3 = _REG_BIT(0x38, 18),
RST_USART2 = _REG_BIT(0x38, 17),
RST_SPI3 = _REG_BIT(0x38, 15),
RST_SPI2 = _REG_BIT(0x38, 14),
RST_CRS = _REG_BIT(0x38, 8),
RST_TIM7 = _REG_BIT(0x38, 5),
RST_TIM6 = _REG_BIT(0x38, 4),
RST_TIM5 = _REG_BIT(0x38, 3),
RST_TIM4 = _REG_BIT(0x38, 2),
RST_TIM3 = _REG_BIT(0x38, 1),
RST_TIM2 = _REG_BIT(0x38, 0),
/* apb1-2 */
RST_UCPD1 = _REG_BIT(0x3c, 8),
RST_I2C4 = _REG_BIT(0x3c, 1),
RST_LPUART1 = _REG_BIT(0x3c, 0),
/* APB2 peripherals */
RST_HRTIM1 = _REG_BIT(0x40, 26),
RST_SAI1 = _REG_BIT(0x40, 21),
RST_TIM20 = _REG_BIT(0x40, 20),
RST_TIM17 = _REG_BIT(0x40, 18),
RST_TIM16 = _REG_BIT(0x40, 17),
RST_TIM15 = _REG_BIT(0x40, 16),
RST_SPI4 = _REG_BIT(0x40, 15),
RST_USART1 = _REG_BIT(0x40, 14),
RST_TIM8 = _REG_BIT(0x40, 13),
RST_SPI1 = _REG_BIT(0x40, 12),
RST_TIM1 = _REG_BIT(0x40, 11),
RST_SYSCFG = _REG_BIT(0x40, 0),
};
#include <libopencm3/stm32/common/rcc_common_all.h>
BEGIN_DECLS
END_DECLS
/**@}*/
#endif

View File

@ -40,6 +40,8 @@
# include <libopencm3/stm32/l4/gpio.h>
#elif defined(STM32G0)
# include <libopencm3/stm32/g0/gpio.h>
#elif defined(STM32G4)
# include <libopencm3/stm32/g4/gpio.h>
#elif defined(STM32H7)
# include <libopencm3/stm32/h7/gpio.h>
#elif defined(GD32F1X0)

View File

@ -40,6 +40,8 @@
# include <libopencm3/stm32/l4/memorymap.h>
#elif defined(STM32G0)
# include <libopencm3/stm32/g0/memorymap.h>
#elif defined(STM32G4)
# include <libopencm3/stm32/g4/memorymap.h>
#elif defined(STM32H7)
# include <libopencm3/stm32/h7/memorymap.h>
#elif defined(GD32F1X0)

View File

@ -40,6 +40,8 @@
# include <libopencm3/stm32/l4/rcc.h>
#elif defined(STM32G0)
# include <libopencm3/stm32/g0/rcc.h>
#elif defined(STM32G4)
# include <libopencm3/stm32/g4/rcc.h>
#elif defined(STM32H7)
# include <libopencm3/stm32/h7/rcc.h>
#elif defined(GD32F1X0)

View File

@ -248,6 +248,14 @@ stm32g0[78][01]?b* stm32g0 ROM=128K RAM=36K
stm32g0[BC]1?c* stm32g0 ROM=256K RAM=128K
stm32g0[BC]1?e* stm32g0 ROM=512K RAM=128K
stm32g4?1?6* stm32g4 ROM=32K RAM=32K
stm32g4?1?8* stm32g4 ROM=64K RAM=32K
stm32g4?1?b* stm32g4 ROM=128K RAM=32K
stm32g4?1?c* stm32g4 ROM=256K RAM=112K
stm32g4?[34]?b* stm32g4 ROM=128K RAM=128K
stm32g4?[34]?c* stm32g4 ROM=256K RAM=128K
stm32g4?[34]?e* stm32g4 ROM=512K RAM=128K
################################################################################
# the SAM3 chips

View File

@ -18,6 +18,8 @@
# include "../stm32/l4/vector_nvic.c"
#elif defined(STM32G0)
# include "../stm32/g0/vector_nvic.c"
#elif defined(STM32G4)
# include "../stm32/g4/vector_nvic.c"
#elif defined(STM32H7)
# include "../stm32/h7/vector_nvic.c"

44
lib/stm32/g4/Makefile Normal file
View File

@ -0,0 +1,44 @@
##
## This file is part of the libopencm3 project.
##
## Copyright (C) 2020 Karl Palsson <karlp@tweak.net.au>
##
## This library is free software: you can redistribute it and/or modify
## it under the terms of the GNU Lesser General Public License as published by
## the Free Software Foundation, either version 3 of the License, or
## (at your option) any later version.
##
## This library is distributed in the hope that it will be useful,
## but WITHOUT ANY WARRANTY; without even the implied warranty of
## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
## GNU Lesser General Public License for more details.
##
## You should have received a copy of the GNU Lesser General Public License
## along with this library. If not, see <http://www.gnu.org/licenses/>.
##
LIBNAME = libopencm3_stm32g4
SRCLIBDIR ?= ../..
FP_FLAGS ?= -mfloat-abi=hard -mfpu=fpv4-sp-d16
CC = $(PREFIX)gcc
AR = $(PREFIX)ar
TGT_CFLAGS = -Os \
-Wall -Wextra -Wimplicit-function-declaration \
-Wredundant-decls -Wmissing-prototypes -Wstrict-prototypes \
-Wundef -Wshadow \
-I../../../include -fno-common \
-mcpu=cortex-m4 -mthumb $(FP_FLAGS) \
-Wstrict-prototypes \
-ffunction-sections -fdata-sections -MD -DSTM32G4
TGT_CFLAGS += $(DEBUG_FLAGS)
TGT_CFLAGS += $(STANDARD_FLAGS)
ARFLAGS = rcs
OBJS += gpio_common_all.o gpio_common_f0234.o
OBJS += rcc_common_all.o
VPATH += ../../usb:../:../../cm3:../common
VPATH += ../../ethernet
include ../../Makefile.include